Hello. Sign In
Standards Store

J-STD-012

1996 Edition, January 1, 1996

Complete Document

Implementation of Flip Chip and Chip Scale Technology

Includes all amendments and changes through Change/Amendment , January 1996


View Abstract
Product Details
Document History

Detail Summary

Superseded By: IPC-7094

EN
Additional Comments:
W/D S/S BY IPC-7094
Format
Details
Price (USD)
Secure PDF
Single User
$152.00
Add to Cart

Referenced Items:

IPC-DRM-18
IPC-SM-782

Product Details:


Description / Abstract:

This document describes the implementation of flip chip and related chip scale semiconductor packaging technologies. The areas discussed include: design considerations, assembly processes, technology choices, application, and reliability data. Chip scale packaging variations include: flip chip, High Density Interconnect (HDI), Micro Ball Grid Array (μBGA), Micro Surface Mount Technology (MSMT) and Slightly Larger than Integrated Circuit Carrier (SLICC).

Purpose This document is intended to provide general information on implementing flip chip and chip scale technologies for creating single chip or multichip modules (MCM), IC cards, memory cards and very dense surface mount assemblies.

Categorization Flip chip is categorized as versions of a tin-lead (SnPb) solder bump process, and alternative solutions that use other forms of chip bond site bumping.

Chip scale technology is categorized as semiconductor chip structures that have been made robust to facilitate ease of chip handling, testing and chip assembly. The chip scale technologies have common attributes of minimal size, no more than 1.2X the area of the original die size, and are direct surface mountable.